MPI-INF Logo
Campus Event Calendar

Event Entry

New for: D1, D2, D3, D4, D5

What and Who

The Cost of Address Translation

Tomasz Jurkiewicz
Max-Planck-Institut für Informatik - D1
AG1 Mittagsseminar (own work)
AG 1, AG 2, AG 3, AG 4, AG 5, RG1, SWS, MMCI  
Public Audience
English

Date, Time and Location

Wednesday, 19 December 2012
16:00
30 Minutes
E1 4
024
Saarbrücken

Abstract

Modern computers are not random access machines (RAMs).

They have a memory hierarchy, multiple cores, and virtual memory.
In this paper, we address the computational cost of address translation in virtual memory.
Starting point for our work is the observation that the analysis of some simple algorithms
(random scan of an array, binary search, heapsort) in either the RAM model or the EM model
(external memory model) does not correctly predict growth rates of actual running times.
We propose the VAT model (virtual address translation) to account for the cost of address
translations and analyze the algorithms mentioned above and others in the model.
The predictions agree with the measurements.
We also analyze the VAT-cost of cache-oblivious algorithms.

Contact

Tomasz Jurkiewicz
--email hidden
passcode not visible
logged in users only

Tomasz Jurkiewicz, 12/19/2012 10:41 -- Created document.